nanoll extt
Please use this identifier to cite or link to this item: http://lrcdrs.bennett.edu.in:80/handle/123456789/740
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMishra, Vipul Kumar-
dc.date.accessioned2023-03-31T03:25:58Z-
dc.date.available2023-03-31T03:25:58Z-
dc.date.issued2018-05-
dc.identifier.citationConference / Workshop / Symposium Proceedings_CSEen_US
dc.identifier.issn2169-3536-
dc.identifier.urihttp://doi.org/10.1109/ACCESS.2021.3079310-
dc.identifier.urihttp://lrcdrs.bennett.edu.in:80/handle/123456789/740-
dc.description.abstractThis letter presents a novel majority logic synthesis (MLS) which optimize area delay trade-off using a novel cost of circuit (CoC) parameter. The CoC overcome the problem faced by previous synthesis algorithms, which were mainly focused on the area or delay optimization. Experiments on microelectronics center of North Carolina (MCNC) benchmarks indicate that the proposed approach has achieved an average reduction of 36% in delay, and an average reduction of 15% in cost of circuit with a 1.5% overhead in the area.en_US
dc.language.isoen_USen_US
dc.publisherIEEEen_US
dc.relation.ispartofseriesIEEE circuit and system Letter;-
dc.subjectMajority Logic Synthesis, Area Delay Trade-offen_US
dc.titleMajority Logic Synthesis for Area Delay Trade-off in Emerging Technologiesen_US
dc.typeArticleen_US
Appears in Collections:Conference/Seminar Papers_ SCSET

Files in This Item:
File Description SizeFormat 
123-FULL CONF PROCEEDING VLSI_Circuits_and_Systems_Vol-4_Issue-2_2018-May-10-14.pdf
  Restricted Access
771.54 kBAdobe PDFView/Open Request a copy

Contact admin for Full-Text

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.